forked from espressif/arduino-esp32
-
-
Notifications
You must be signed in to change notification settings - Fork 7
/
Copy pathsaradc_reg.h
1047 lines (997 loc) · 50.3 KB
/
saradc_reg.h
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
// Copyright 2015-2016 Espressif Systems (Shanghai) PTE LTD
//
// Licensed under the Apache License, Version 2.0 (the "License");
// you may not use this file except in compliance with the License.
// You may obtain a copy of the License at
// http://www.apache.org/licenses/LICENSE-2.0
//
// Unless required by applicable law or agreed to in writing, software
// distributed under the License is distributed on an "AS IS" BASIS,
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
// See the License for the specific language governing permissions and
// limitations under the License.
#ifndef _SOC_SARADC_REG_H_
#define _SOC_SARADC_REG_H_
#include "soc.h"
#define SARADC_SAR_READ_CTRL_REG (DR_REG_SARADC_BASE + 0x0000)
/* SARADC_SAR1_DATA_INV : R/W ;bitpos:[28] ;default: 1'd0 ; */
/*description: Invert SAR ADC1 data*/
#define SARADC_SAR1_DATA_INV (BIT(28))
#define SARADC_SAR1_DATA_INV_M (BIT(28))
#define SARADC_SAR1_DATA_INV_V 0x1
#define SARADC_SAR1_DATA_INV_S 28
/* SARADC_SAR1_DIG_FORCE : R/W ;bitpos:[27] ;default: 1'd0 ; */
/*description: 1: SAR ADC1 controlled by DIG ADC1 CTRL 0: SAR ADC1 controlled by RTC ADC1 CTRL*/
#define SARADC_SAR1_DIG_FORCE (BIT(27))
#define SARADC_SAR1_DIG_FORCE_M (BIT(27))
#define SARADC_SAR1_DIG_FORCE_V 0x1
#define SARADC_SAR1_DIG_FORCE_S 27
/* SARADC_SAR1_SAMPLE_NUM : R/W ;bitpos:[26:19] ;default: 8'd0 ; */
/*description: */
#define SARADC_SAR1_SAMPLE_NUM 0x000000FF
#define SARADC_SAR1_SAMPLE_NUM_M ((SARADC_SAR1_SAMPLE_NUM_V)<<(SARADC_SAR1_SAMPLE_NUM_S))
#define SARADC_SAR1_SAMPLE_NUM_V 0xFF
#define SARADC_SAR1_SAMPLE_NUM_S 19
/* SARADC_SAR1_CLK_GATED : R/W ;bitpos:[18] ;default: 1'b1 ; */
/*description: */
#define SARADC_SAR1_CLK_GATED (BIT(18))
#define SARADC_SAR1_CLK_GATED_M (BIT(18))
#define SARADC_SAR1_CLK_GATED_V 0x1
#define SARADC_SAR1_CLK_GATED_S 18
/* SARADC_SAR1_SAMPLE_BIT : R/W ;bitpos:[17:16] ;default: 2'd3 ; */
/*description: 00: for 9-bit width 01: for 10-bit width 10: for 11-bit width
11: for 12-bit width*/
#define SARADC_SAR1_SAMPLE_BIT 0x00000003
#define SARADC_SAR1_SAMPLE_BIT_M ((SARADC_SAR1_SAMPLE_BIT_V)<<(SARADC_SAR1_SAMPLE_BIT_S))
#define SARADC_SAR1_SAMPLE_BIT_V 0x3
#define SARADC_SAR1_SAMPLE_BIT_S 16
/* SARADC_SAR1_SAMPLE_CYCLE : R/W ;bitpos:[15:8] ;default: 8'd9 ; */
/*description: sample cycles for SAR ADC1*/
#define SARADC_SAR1_SAMPLE_CYCLE 0x000000FF
#define SARADC_SAR1_SAMPLE_CYCLE_M ((SARADC_SAR1_SAMPLE_CYCLE_V)<<(SARADC_SAR1_SAMPLE_CYCLE_S))
#define SARADC_SAR1_SAMPLE_CYCLE_V 0xFF
#define SARADC_SAR1_SAMPLE_CYCLE_S 8
/* SARADC_SAR1_CLK_DIV : R/W ;bitpos:[7:0] ;default: 8'd2 ; */
/*description: clock divider*/
#define SARADC_SAR1_CLK_DIV 0x000000FF
#define SARADC_SAR1_CLK_DIV_M ((SARADC_SAR1_CLK_DIV_V)<<(SARADC_SAR1_CLK_DIV_S))
#define SARADC_SAR1_CLK_DIV_V 0xFF
#define SARADC_SAR1_CLK_DIV_S 0
#define SARADC_SAR_READ_STATUS1_REG (DR_REG_SARADC_BASE + 0x0004)
/* SARADC_SAR1_READER_STATUS : RO ;bitpos:[31:0] ;default: 32'h0 ; */
/*description: */
#define SARADC_SAR1_READER_STATUS 0xFFFFFFFF
#define SARADC_SAR1_READER_STATUS_M ((SARADC_SAR1_READER_STATUS_V)<<(SARADC_SAR1_READER_STATUS_S))
#define SARADC_SAR1_READER_STATUS_V 0xFFFFFFFF
#define SARADC_SAR1_READER_STATUS_S 0
#define SARADC_SAR_MEAS_WAIT1_REG (DR_REG_SARADC_BASE + 0x0008)
/* SARADC_SAR_AMP_WAIT2 : R/W ;bitpos:[31:16] ;default: 16'd10 ; */
/*description: */
#define SARADC_SAR_AMP_WAIT2 0x0000FFFF
#define SARADC_SAR_AMP_WAIT2_M ((SARADC_SAR_AMP_WAIT2_V)<<(SARADC_SAR_AMP_WAIT2_S))
#define SARADC_SAR_AMP_WAIT2_V 0xFFFF
#define SARADC_SAR_AMP_WAIT2_S 16
/* SARADC_SAR_AMP_WAIT1 : R/W ;bitpos:[15:0] ;default: 16'd10 ; */
/*description: */
#define SARADC_SAR_AMP_WAIT1 0x0000FFFF
#define SARADC_SAR_AMP_WAIT1_M ((SARADC_SAR_AMP_WAIT1_V)<<(SARADC_SAR_AMP_WAIT1_S))
#define SARADC_SAR_AMP_WAIT1_V 0xFFFF
#define SARADC_SAR_AMP_WAIT1_S 0
#define SARADC_SAR_MEAS_WAIT2_REG (DR_REG_SARADC_BASE + 0x000c)
/* SARADC_SAR2_RSTB_WAIT : R/W ;bitpos:[27:20] ;default: 8'd2 ; */
/*description: */
#define SARADC_SAR2_RSTB_WAIT 0x000000FF
#define SARADC_SAR2_RSTB_WAIT_M ((SARADC_SAR2_RSTB_WAIT_V)<<(SARADC_SAR2_RSTB_WAIT_S))
#define SARADC_SAR2_RSTB_WAIT_V 0xFF
#define SARADC_SAR2_RSTB_WAIT_S 20
/* SARADC_FORCE_XPD_SAR : R/W ;bitpos:[19:18] ;default: 2'd0 ; */
/*description: */
#define SARADC_FORCE_XPD_SAR 0x00000003
#define SARADC_FORCE_XPD_SAR_M ((SARADC_FORCE_XPD_SAR_V)<<(SARADC_FORCE_XPD_SAR_S))
#define SARADC_FORCE_XPD_SAR_V 0x3
#define SARADC_FORCE_XPD_SAR_S 18
/* SARADC_FORCE_XPD_AMP : R/W ;bitpos:[17:16] ;default: 2'd0 ; */
/*description: */
#define SARADC_FORCE_XPD_AMP 0x00000003
#define SARADC_FORCE_XPD_AMP_M ((SARADC_FORCE_XPD_AMP_V)<<(SARADC_FORCE_XPD_AMP_S))
#define SARADC_FORCE_XPD_AMP_V 0x3
#define SARADC_FORCE_XPD_AMP_S 16
/* SARADC_SAR_AMP_WAIT3 : R/W ;bitpos:[15:0] ;default: 16'd10 ; */
/*description: */
#define SARADC_SAR_AMP_WAIT3 0x0000FFFF
#define SARADC_SAR_AMP_WAIT3_M ((SARADC_SAR_AMP_WAIT3_V)<<(SARADC_SAR_AMP_WAIT3_S))
#define SARADC_SAR_AMP_WAIT3_V 0xFFFF
#define SARADC_SAR_AMP_WAIT3_S 0
#define SARADC_SAR_MEAS_CTRL_REG (DR_REG_SARADC_BASE + 0x0010)
/* SARADC_SAR2_XPD_WAIT : R/W ;bitpos:[31:24] ;default: 8'h7 ; */
/*description: */
#define SARADC_SAR2_XPD_WAIT 0x000000FF
#define SARADC_SAR2_XPD_WAIT_M ((SARADC_SAR2_XPD_WAIT_V)<<(SARADC_SAR2_XPD_WAIT_S))
#define SARADC_SAR2_XPD_WAIT_V 0xFF
#define SARADC_SAR2_XPD_WAIT_S 24
/* SARADC_SAR_RSTB_FSM : R/W ;bitpos:[23:20] ;default: 4'b0000 ; */
/*description: */
#define SARADC_SAR_RSTB_FSM 0x0000000F
#define SARADC_SAR_RSTB_FSM_M ((SARADC_SAR_RSTB_FSM_V)<<(SARADC_SAR_RSTB_FSM_S))
#define SARADC_SAR_RSTB_FSM_V 0xF
#define SARADC_SAR_RSTB_FSM_S 20
/* SARADC_XPD_SAR_FSM : R/W ;bitpos:[19:16] ;default: 4'b0111 ; */
/*description: */
#define SARADC_XPD_SAR_FSM 0x0000000F
#define SARADC_XPD_SAR_FSM_M ((SARADC_XPD_SAR_FSM_V)<<(SARADC_XPD_SAR_FSM_S))
#define SARADC_XPD_SAR_FSM_V 0xF
#define SARADC_XPD_SAR_FSM_S 16
/* SARADC_AMP_SHORT_REF_GND_FSM : R/W ;bitpos:[15:12] ;default: 4'b0011 ; */
/*description: */
#define SARADC_AMP_SHORT_REF_GND_FSM 0x0000000F
#define SARADC_AMP_SHORT_REF_GND_FSM_M ((SARADC_AMP_SHORT_REF_GND_FSM_V)<<(SARADC_AMP_SHORT_REF_GND_FSM_S))
#define SARADC_AMP_SHORT_REF_GND_FSM_V 0xF
#define SARADC_AMP_SHORT_REF_GND_FSM_S 12
/* SARADC_AMP_SHORT_REF_FSM : R/W ;bitpos:[11:8] ;default: 4'b0011 ; */
/*description: */
#define SARADC_AMP_SHORT_REF_FSM 0x0000000F
#define SARADC_AMP_SHORT_REF_FSM_M ((SARADC_AMP_SHORT_REF_FSM_V)<<(SARADC_AMP_SHORT_REF_FSM_S))
#define SARADC_AMP_SHORT_REF_FSM_V 0xF
#define SARADC_AMP_SHORT_REF_FSM_S 8
/* SARADC_AMP_RST_FB_FSM : R/W ;bitpos:[7:4] ;default: 4'b1000 ; */
/*description: */
#define SARADC_AMP_RST_FB_FSM 0x0000000F
#define SARADC_AMP_RST_FB_FSM_M ((SARADC_AMP_RST_FB_FSM_V)<<(SARADC_AMP_RST_FB_FSM_S))
#define SARADC_AMP_RST_FB_FSM_V 0xF
#define SARADC_AMP_RST_FB_FSM_S 4
/* SARADC_XPD_SAR_AMP_FSM : R/W ;bitpos:[3:0] ;default: 4'b1111 ; */
/*description: */
#define SARADC_XPD_SAR_AMP_FSM 0x0000000F
#define SARADC_XPD_SAR_AMP_FSM_M ((SARADC_XPD_SAR_AMP_FSM_V)<<(SARADC_XPD_SAR_AMP_FSM_S))
#define SARADC_XPD_SAR_AMP_FSM_V 0xF
#define SARADC_XPD_SAR_AMP_FSM_S 0
#define SARADC_SAR_READ_STATUS2_REG (DR_REG_SARADC_BASE + 0x0014)
/* SARADC_SAR2_READER_STATUS : RO ;bitpos:[31:0] ;default: 32'h0 ; */
/*description: */
#define SARADC_SAR2_READER_STATUS 0xFFFFFFFF
#define SARADC_SAR2_READER_STATUS_M ((SARADC_SAR2_READER_STATUS_V)<<(SARADC_SAR2_READER_STATUS_S))
#define SARADC_SAR2_READER_STATUS_V 0xFFFFFFFF
#define SARADC_SAR2_READER_STATUS_S 0
#define SARADC_ULP_CP_SLEEP_CYC0_REG (DR_REG_SARADC_BASE + 0x0018)
/* SARADC_SLEEP_CYCLES_S0 : R/W ;bitpos:[31:0] ;default: 32'd200 ; */
/*description: sleep cycles for ULP-coprocessor timer*/
#define SARADC_SLEEP_CYCLES_S0 0xFFFFFFFF
#define SARADC_SLEEP_CYCLES_S0_M ((SARADC_SLEEP_CYCLES_S0_V)<<(SARADC_SLEEP_CYCLES_S0_S))
#define SARADC_SLEEP_CYCLES_S0_V 0xFFFFFFFF
#define SARADC_SLEEP_CYCLES_S0_S 0
#define SARADC_ULP_CP_SLEEP_CYC1_REG (DR_REG_SARADC_BASE + 0x001c)
/* SARADC_SLEEP_CYCLES_S1 : R/W ;bitpos:[31:0] ;default: 32'd100 ; */
/*description: */
#define SARADC_SLEEP_CYCLES_S1 0xFFFFFFFF
#define SARADC_SLEEP_CYCLES_S1_M ((SARADC_SLEEP_CYCLES_S1_V)<<(SARADC_SLEEP_CYCLES_S1_S))
#define SARADC_SLEEP_CYCLES_S1_V 0xFFFFFFFF
#define SARADC_SLEEP_CYCLES_S1_S 0
#define SARADC_ULP_CP_SLEEP_CYC2_REG (DR_REG_SARADC_BASE + 0x0020)
/* SARADC_SLEEP_CYCLES_S2 : R/W ;bitpos:[31:0] ;default: 32'd50 ; */
/*description: */
#define SARADC_SLEEP_CYCLES_S2 0xFFFFFFFF
#define SARADC_SLEEP_CYCLES_S2_M ((SARADC_SLEEP_CYCLES_S2_V)<<(SARADC_SLEEP_CYCLES_S2_S))
#define SARADC_SLEEP_CYCLES_S2_V 0xFFFFFFFF
#define SARADC_SLEEP_CYCLES_S2_S 0
#define SARADC_ULP_CP_SLEEP_CYC3_REG (DR_REG_SARADC_BASE + 0x0024)
/* SARADC_SLEEP_CYCLES_S3 : R/W ;bitpos:[31:0] ;default: 32'd40 ; */
/*description: */
#define SARADC_SLEEP_CYCLES_S3 0xFFFFFFFF
#define SARADC_SLEEP_CYCLES_S3_M ((SARADC_SLEEP_CYCLES_S3_V)<<(SARADC_SLEEP_CYCLES_S3_S))
#define SARADC_SLEEP_CYCLES_S3_V 0xFFFFFFFF
#define SARADC_SLEEP_CYCLES_S3_S 0
#define SARADC_ULP_CP_SLEEP_CYC4_REG (DR_REG_SARADC_BASE + 0x0028)
/* SARADC_SLEEP_CYCLES_S4 : R/W ;bitpos:[31:0] ;default: 32'd20 ; */
/*description: */
#define SARADC_SLEEP_CYCLES_S4 0xFFFFFFFF
#define SARADC_SLEEP_CYCLES_S4_M ((SARADC_SLEEP_CYCLES_S4_V)<<(SARADC_SLEEP_CYCLES_S4_S))
#define SARADC_SLEEP_CYCLES_S4_V 0xFFFFFFFF
#define SARADC_SLEEP_CYCLES_S4_S 0
#define SARADC_SAR_START_FORCE_REG (DR_REG_SARADC_BASE + 0x002c)
/* SARADC_SAR2_PWDET_EN : R/W ;bitpos:[24] ;default: 1'b0 ; */
/*description: N/A*/
#define SARADC_SAR2_PWDET_EN (BIT(24))
#define SARADC_SAR2_PWDET_EN_M (BIT(24))
#define SARADC_SAR2_PWDET_EN_V 0x1
#define SARADC_SAR2_PWDET_EN_S 24
/* SARADC_SAR1_STOP : R/W ;bitpos:[23] ;default: 1'b0 ; */
/*description: stop SAR ADC1 conversion*/
#define SARADC_SAR1_STOP (BIT(23))
#define SARADC_SAR1_STOP_M (BIT(23))
#define SARADC_SAR1_STOP_V 0x1
#define SARADC_SAR1_STOP_S 23
/* SARADC_SAR2_STOP : R/W ;bitpos:[22] ;default: 1'b0 ; */
/*description: stop SAR ADC2 conversion*/
#define SARADC_SAR2_STOP (BIT(22))
#define SARADC_SAR2_STOP_M (BIT(22))
#define SARADC_SAR2_STOP_V 0x1
#define SARADC_SAR2_STOP_S 22
/* SARADC_PC_INIT : R/W ;bitpos:[21:11] ;default: 11'b0 ; */
/*description: initialized PC for ULP-coprocessor*/
#define SARADC_PC_INIT 0x000007FF
#define SARADC_PC_INIT_M ((SARADC_PC_INIT_V)<<(SARADC_PC_INIT_S))
#define SARADC_PC_INIT_V 0x7FF
#define SARADC_PC_INIT_S 11
/* SARADC_SARCLK_EN : R/W ;bitpos:[10] ;default: 1'b0 ; */
/*description: */
#define SARADC_SARCLK_EN (BIT(10))
#define SARADC_SARCLK_EN_M (BIT(10))
#define SARADC_SARCLK_EN_V 0x1
#define SARADC_SARCLK_EN_S 10
/* SARADC_ULP_CP_START_TOP : R/W ;bitpos:[9] ;default: 1'b0 ; */
/*description: Write 1 to start ULP-coprocessor only active when reg_ulp_cp_force_start_top
= 1*/
#define SARADC_ULP_CP_START_TOP (BIT(9))
#define SARADC_ULP_CP_START_TOP_M (BIT(9))
#define SARADC_ULP_CP_START_TOP_V 0x1
#define SARADC_ULP_CP_START_TOP_S 9
/* SARADC_ULP_CP_FORCE_START_TOP : R/W ;bitpos:[8] ;default: 1'b0 ; */
/*description: 1: ULP-coprocessor is started by SW 0: ULP-coprocessor is started by timer*/
#define SARADC_ULP_CP_FORCE_START_TOP (BIT(8))
#define SARADC_ULP_CP_FORCE_START_TOP_M (BIT(8))
#define SARADC_ULP_CP_FORCE_START_TOP_V 0x1
#define SARADC_ULP_CP_FORCE_START_TOP_S 8
/* SARADC_SAR2_PWDET_CCT : R/W ;bitpos:[7:5] ;default: 3'b0 ; */
/*description: SAR2_PWDET_CCT PA power detector capacitance tuning.*/
#define SARADC_SAR2_PWDET_CCT 0x00000007
#define SARADC_SAR2_PWDET_CCT_M ((SARADC_SAR2_PWDET_CCT_V)<<(SARADC_SAR2_PWDET_CCT_S))
#define SARADC_SAR2_PWDET_CCT_V 0x7
#define SARADC_SAR2_PWDET_CCT_S 5
/* SARADC_SAR2_EN_TEST : R/W ;bitpos:[4] ;default: 1'b0 ; */
/*description: SAR2_EN_TEST only active when reg_sar2_dig_force = 0*/
#define SARADC_SAR2_EN_TEST (BIT(4))
#define SARADC_SAR2_EN_TEST_M (BIT(4))
#define SARADC_SAR2_EN_TEST_V 0x1
#define SARADC_SAR2_EN_TEST_S 4
/* SARADC_SAR2_BIT_WIDTH : R/W ;bitpos:[3:2] ;default: 2'b11 ; */
/*description: 00: 9 bit 01: 10 bits 10: 11bits 11: 12bits*/
#define SARADC_SAR2_BIT_WIDTH 0x00000003
#define SARADC_SAR2_BIT_WIDTH_M ((SARADC_SAR2_BIT_WIDTH_V)<<(SARADC_SAR2_BIT_WIDTH_S))
#define SARADC_SAR2_BIT_WIDTH_V 0x3
#define SARADC_SAR2_BIT_WIDTH_S 2
/* SARADC_SAR1_BIT_WIDTH : R/W ;bitpos:[1:0] ;default: 2'b11 ; */
/*description: 00: 9 bit 01: 10 bits 10: 11bits 11: 12bits*/
#define SARADC_SAR1_BIT_WIDTH 0x00000003
#define SARADC_SAR1_BIT_WIDTH_M ((SARADC_SAR1_BIT_WIDTH_V)<<(SARADC_SAR1_BIT_WIDTH_S))
#define SARADC_SAR1_BIT_WIDTH_V 0x3
#define SARADC_SAR1_BIT_WIDTH_S 0
#define SARADC_SAR_MEM_WR_CTRL_REG (DR_REG_SARADC_BASE + 0x0030)
/* SARADC_RTC_MEM_WR_OFFST_CLR : WO ;bitpos:[22] ;default: 1'd0 ; */
/*description: */
#define SARADC_RTC_MEM_WR_OFFST_CLR (BIT(22))
#define SARADC_RTC_MEM_WR_OFFST_CLR_M (BIT(22))
#define SARADC_RTC_MEM_WR_OFFST_CLR_V 0x1
#define SARADC_RTC_MEM_WR_OFFST_CLR_S 22
/* SARADC_MEM_WR_ADDR_SIZE : R/W ;bitpos:[21:11] ;default: 11'd512 ; */
/*description: */
#define SARADC_MEM_WR_ADDR_SIZE 0x000007FF
#define SARADC_MEM_WR_ADDR_SIZE_M ((SARADC_MEM_WR_ADDR_SIZE_V)<<(SARADC_MEM_WR_ADDR_SIZE_S))
#define SARADC_MEM_WR_ADDR_SIZE_V 0x7FF
#define SARADC_MEM_WR_ADDR_SIZE_S 11
/* SARADC_MEM_WR_ADDR_INIT : R/W ;bitpos:[10:0] ;default: 11'd512 ; */
/*description: */
#define SARADC_MEM_WR_ADDR_INIT 0x000007FF
#define SARADC_MEM_WR_ADDR_INIT_M ((SARADC_MEM_WR_ADDR_INIT_V)<<(SARADC_MEM_WR_ADDR_INIT_S))
#define SARADC_MEM_WR_ADDR_INIT_V 0x7FF
#define SARADC_MEM_WR_ADDR_INIT_S 0
#define SARADC_SAR_ATTEN1_REG (DR_REG_SARADC_BASE + 0x0034)
/* SARADC_SAR1_ATTEN : R/W ;bitpos:[31:0] ;default: 32'hffffffff ; */
/*description: 2-bit attenuation for each pad 11:1dB 10:6dB 01:3dB 00:0dB*/
#define SARADC_SAR1_ATTEN 0xFFFFFFFF
#define SARADC_SAR1_ATTEN_M ((SARADC_SAR1_ATTEN_V)<<(SARADC_SAR1_ATTEN_S))
#define SARADC_SAR1_ATTEN_V 0xFFFFFFFF
#define SARADC_SAR1_ATTEN_S 0
#define SARADC_SAR_ATTEN2_REG (DR_REG_SARADC_BASE + 0x0038)
/* SARADC_SAR2_ATTEN : R/W ;bitpos:[31:0] ;default: 32'hffffffff ; */
/*description: 2-bit attenuation for each pad 11:1dB 10:6dB 01:3dB 00:0dB*/
#define SARADC_SAR2_ATTEN 0xFFFFFFFF
#define SARADC_SAR2_ATTEN_M ((SARADC_SAR2_ATTEN_V)<<(SARADC_SAR2_ATTEN_S))
#define SARADC_SAR2_ATTEN_V 0xFFFFFFFF
#define SARADC_SAR2_ATTEN_S 0
#define SARADC_SAR_SLAVE_ADDR1_REG (DR_REG_SARADC_BASE + 0x003c)
/* SARADC_MEAS_STATUS : RO ;bitpos:[29:22] ;default: 8'h0 ; */
/*description: */
#define SARADC_MEAS_STATUS 0x000000FF
#define SARADC_MEAS_STATUS_M ((SARADC_MEAS_STATUS_V)<<(SARADC_MEAS_STATUS_S))
#define SARADC_MEAS_STATUS_V 0xFF
#define SARADC_MEAS_STATUS_S 22
/* SARADC_I2C_SLAVE_ADDR0 : R/W ;bitpos:[21:11] ;default: 11'h0 ; */
/*description: */
#define SARADC_I2C_SLAVE_ADDR0 0x000007FF
#define SARADC_I2C_SLAVE_ADDR0_M ((SARADC_I2C_SLAVE_ADDR0_V)<<(SARADC_I2C_SLAVE_ADDR0_S))
#define SARADC_I2C_SLAVE_ADDR0_V 0x7FF
#define SARADC_I2C_SLAVE_ADDR0_S 11
/* SARADC_I2C_SLAVE_ADDR1 : R/W ;bitpos:[10:0] ;default: 11'h0 ; */
/*description: */
#define SARADC_I2C_SLAVE_ADDR1 0x000007FF
#define SARADC_I2C_SLAVE_ADDR1_M ((SARADC_I2C_SLAVE_ADDR1_V)<<(SARADC_I2C_SLAVE_ADDR1_S))
#define SARADC_I2C_SLAVE_ADDR1_V 0x7FF
#define SARADC_I2C_SLAVE_ADDR1_S 0
#define SARADC_SAR_SLAVE_ADDR2_REG (DR_REG_SARADC_BASE + 0x0040)
/* SARADC_I2C_SLAVE_ADDR2 : R/W ;bitpos:[21:11] ;default: 11'h0 ; */
/*description: */
#define SARADC_I2C_SLAVE_ADDR2 0x000007FF
#define SARADC_I2C_SLAVE_ADDR2_M ((SARADC_I2C_SLAVE_ADDR2_V)<<(SARADC_I2C_SLAVE_ADDR2_S))
#define SARADC_I2C_SLAVE_ADDR2_V 0x7FF
#define SARADC_I2C_SLAVE_ADDR2_S 11
/* SARADC_I2C_SLAVE_ADDR3 : R/W ;bitpos:[10:0] ;default: 11'h0 ; */
/*description: */
#define SARADC_I2C_SLAVE_ADDR3 0x000007FF
#define SARADC_I2C_SLAVE_ADDR3_M ((SARADC_I2C_SLAVE_ADDR3_V)<<(SARADC_I2C_SLAVE_ADDR3_S))
#define SARADC_I2C_SLAVE_ADDR3_V 0x7FF
#define SARADC_I2C_SLAVE_ADDR3_S 0
#define SARADC_SAR_SLAVE_ADDR3_REG (DR_REG_SARADC_BASE + 0x0044)
/* SARADC_TSENS_RDY_OUT : RO ;bitpos:[30] ;default: 1'h0 ; */
/*description: indicate temperature sensor out ready*/
#define SARADC_TSENS_RDY_OUT (BIT(30))
#define SARADC_TSENS_RDY_OUT_M (BIT(30))
#define SARADC_TSENS_RDY_OUT_V 0x1
#define SARADC_TSENS_RDY_OUT_S 30
/* SARADC_TSENS_OUT : RO ;bitpos:[29:22] ;default: 8'h0 ; */
/*description: temperature sensor data out*/
#define SARADC_TSENS_OUT 0x000000FF
#define SARADC_TSENS_OUT_M ((SARADC_TSENS_OUT_V)<<(SARADC_TSENS_OUT_S))
#define SARADC_TSENS_OUT_V 0xFF
#define SARADC_TSENS_OUT_S 22
/* SARADC_I2C_SLAVE_ADDR4 : R/W ;bitpos:[21:11] ;default: 11'h0 ; */
/*description: */
#define SARADC_I2C_SLAVE_ADDR4 0x000007FF
#define SARADC_I2C_SLAVE_ADDR4_M ((SARADC_I2C_SLAVE_ADDR4_V)<<(SARADC_I2C_SLAVE_ADDR4_S))
#define SARADC_I2C_SLAVE_ADDR4_V 0x7FF
#define SARADC_I2C_SLAVE_ADDR4_S 11
/* SARADC_I2C_SLAVE_ADDR5 : R/W ;bitpos:[10:0] ;default: 11'h0 ; */
/*description: */
#define SARADC_I2C_SLAVE_ADDR5 0x000007FF
#define SARADC_I2C_SLAVE_ADDR5_M ((SARADC_I2C_SLAVE_ADDR5_V)<<(SARADC_I2C_SLAVE_ADDR5_S))
#define SARADC_I2C_SLAVE_ADDR5_V 0x7FF
#define SARADC_I2C_SLAVE_ADDR5_S 0
#define SARADC_SAR_SLAVE_ADDR4_REG (DR_REG_SARADC_BASE + 0x0048)
/* SARADC_I2C_DONE : RO ;bitpos:[30] ;default: 1'h0 ; */
/*description: indicate I2C done*/
#define SARADC_I2C_DONE (BIT(30))
#define SARADC_I2C_DONE_M (BIT(30))
#define SARADC_I2C_DONE_V 0x1
#define SARADC_I2C_DONE_S 30
/* SARADC_I2C_RDATA : RO ;bitpos:[29:22] ;default: 8'h0 ; */
/*description: I2C read data*/
#define SARADC_I2C_RDATA 0x000000FF
#define SARADC_I2C_RDATA_M ((SARADC_I2C_RDATA_V)<<(SARADC_I2C_RDATA_S))
#define SARADC_I2C_RDATA_V 0xFF
#define SARADC_I2C_RDATA_S 22
/* SARADC_I2C_SLAVE_ADDR6 : R/W ;bitpos:[21:11] ;default: 11'h0 ; */
/*description: */
#define SARADC_I2C_SLAVE_ADDR6 0x000007FF
#define SARADC_I2C_SLAVE_ADDR6_M ((SARADC_I2C_SLAVE_ADDR6_V)<<(SARADC_I2C_SLAVE_ADDR6_S))
#define SARADC_I2C_SLAVE_ADDR6_V 0x7FF
#define SARADC_I2C_SLAVE_ADDR6_S 11
/* SARADC_I2C_SLAVE_ADDR7 : R/W ;bitpos:[10:0] ;default: 11'h0 ; */
/*description: */
#define SARADC_I2C_SLAVE_ADDR7 0x000007FF
#define SARADC_I2C_SLAVE_ADDR7_M ((SARADC_I2C_SLAVE_ADDR7_V)<<(SARADC_I2C_SLAVE_ADDR7_S))
#define SARADC_I2C_SLAVE_ADDR7_V 0x7FF
#define SARADC_I2C_SLAVE_ADDR7_S 0
#define SARADC_SAR_TSENS_CTRL_REG (DR_REG_SARADC_BASE + 0x004c)
/* SARADC_TSENS_DUMP_OUT : R/W ;bitpos:[26] ;default: 1'b0 ; */
/*description: temperature sensor dump out only active when reg_tsens_power_up_force = 1*/
#define SARADC_TSENS_DUMP_OUT (BIT(26))
#define SARADC_TSENS_DUMP_OUT_M (BIT(26))
#define SARADC_TSENS_DUMP_OUT_V 0x1
#define SARADC_TSENS_DUMP_OUT_S 26
/* SARADC_TSENS_POWER_UP_FORCE : R/W ;bitpos:[25] ;default: 1'b0 ; */
/*description: 1: dump out & power up controlled by SW 0: by FSM*/
#define SARADC_TSENS_POWER_UP_FORCE (BIT(25))
#define SARADC_TSENS_POWER_UP_FORCE_M (BIT(25))
#define SARADC_TSENS_POWER_UP_FORCE_V 0x1
#define SARADC_TSENS_POWER_UP_FORCE_S 25
/* SARADC_TSENS_POWER_UP : R/W ;bitpos:[24] ;default: 1'b0 ; */
/*description: temperature sensor power up*/
#define SARADC_TSENS_POWER_UP (BIT(24))
#define SARADC_TSENS_POWER_UP_M (BIT(24))
#define SARADC_TSENS_POWER_UP_V 0x1
#define SARADC_TSENS_POWER_UP_S 24
/* SARADC_TSENS_CLK_DIV : R/W ;bitpos:[23:16] ;default: 8'd6 ; */
/*description: temperature sensor clock divider*/
#define SARADC_TSENS_CLK_DIV 0x000000FF
#define SARADC_TSENS_CLK_DIV_M ((SARADC_TSENS_CLK_DIV_V)<<(SARADC_TSENS_CLK_DIV_S))
#define SARADC_TSENS_CLK_DIV_V 0xFF
#define SARADC_TSENS_CLK_DIV_S 16
/* SARADC_TSENS_IN_INV : R/W ;bitpos:[15] ;default: 1'b0 ; */
/*description: invert temperature sensor data*/
#define SARADC_TSENS_IN_INV (BIT(15))
#define SARADC_TSENS_IN_INV_M (BIT(15))
#define SARADC_TSENS_IN_INV_V 0x1
#define SARADC_TSENS_IN_INV_S 15
/* SARADC_TSENS_CLK_GATED : R/W ;bitpos:[14] ;default: 1'b1 ; */
/*description: */
#define SARADC_TSENS_CLK_GATED (BIT(14))
#define SARADC_TSENS_CLK_GATED_M (BIT(14))
#define SARADC_TSENS_CLK_GATED_V 0x1
#define SARADC_TSENS_CLK_GATED_S 14
/* SARADC_TSENS_CLK_INV : R/W ;bitpos:[13] ;default: 1'b1 ; */
/*description: */
#define SARADC_TSENS_CLK_INV (BIT(13))
#define SARADC_TSENS_CLK_INV_M (BIT(13))
#define SARADC_TSENS_CLK_INV_V 0x1
#define SARADC_TSENS_CLK_INV_S 13
/* SARADC_TSENS_XPD_FORCE : R/W ;bitpos:[12] ;default: 1'b0 ; */
/*description: */
#define SARADC_TSENS_XPD_FORCE (BIT(12))
#define SARADC_TSENS_XPD_FORCE_M (BIT(12))
#define SARADC_TSENS_XPD_FORCE_V 0x1
#define SARADC_TSENS_XPD_FORCE_S 12
/* SARADC_TSENS_XPD_WAIT : R/W ;bitpos:[11:0] ;default: 12'h2 ; */
/*description: */
#define SARADC_TSENS_XPD_WAIT 0x00000FFF
#define SARADC_TSENS_XPD_WAIT_M ((SARADC_TSENS_XPD_WAIT_V)<<(SARADC_TSENS_XPD_WAIT_S))
#define SARADC_TSENS_XPD_WAIT_V 0xFFF
#define SARADC_TSENS_XPD_WAIT_S 0
#define SARADC_SAR_I2C_CTRL_REG (DR_REG_SARADC_BASE + 0x0050)
/* SARADC_SAR_I2C_START_FORCE : R/W ;bitpos:[29] ;default: 1'b0 ; */
/*description: 1: I2C started by SW 0: I2C started by FSM*/
#define SARADC_SAR_I2C_START_FORCE (BIT(29))
#define SARADC_SAR_I2C_START_FORCE_M (BIT(29))
#define SARADC_SAR_I2C_START_FORCE_V 0x1
#define SARADC_SAR_I2C_START_FORCE_S 29
/* SARADC_SAR_I2C_START : R/W ;bitpos:[28] ;default: 1'b0 ; */
/*description: start I2C only active when reg_sar_i2c_start_force = 1*/
#define SARADC_SAR_I2C_START (BIT(28))
#define SARADC_SAR_I2C_START_M (BIT(28))
#define SARADC_SAR_I2C_START_V 0x1
#define SARADC_SAR_I2C_START_S 28
/* SARADC_SAR_I2C_CTRL : R/W ;bitpos:[27:0] ;default: 28'b0 ; */
/*description: I2C control data only active when reg_sar_i2c_start_force = 1*/
#define SARADC_SAR_I2C_CTRL 0x0FFFFFFF
#define SARADC_SAR_I2C_CTRL_M ((SARADC_SAR_I2C_CTRL_V)<<(SARADC_SAR_I2C_CTRL_S))
#define SARADC_SAR_I2C_CTRL_V 0xFFFFFFF
#define SARADC_SAR_I2C_CTRL_S 0
#define SARADC_SAR_MEAS_START1_REG (DR_REG_SARADC_BASE + 0x0054)
/* SARADC_SAR1_EN_PAD_FORCE : R/W ;bitpos:[31] ;default: 1'b0 ; */
/*description: 1: SAR ADC1 pad enable bitmap is controlled by SW 0: SAR ADC1
pad enable bitmap is controlled by ULP-coprocessor*/
#define SARADC_SAR1_EN_PAD_FORCE (BIT(31))
#define SARADC_SAR1_EN_PAD_FORCE_M (BIT(31))
#define SARADC_SAR1_EN_PAD_FORCE_V 0x1
#define SARADC_SAR1_EN_PAD_FORCE_S 31
/* SARADC_SAR1_EN_PAD : R/W ;bitpos:[30:19] ;default: 12'b0 ; */
/*description: SAR ADC1 pad enable bitmap only active when reg_sar1_en_pad_force = 1*/
#define SARADC_SAR1_EN_PAD 0x00000FFF
#define SARADC_SAR1_EN_PAD_M ((SARADC_SAR1_EN_PAD_V)<<(SARADC_SAR1_EN_PAD_S))
#define SARADC_SAR1_EN_PAD_V 0xFFF
#define SARADC_SAR1_EN_PAD_S 19
/* SARADC_MEAS1_START_FORCE : R/W ;bitpos:[18] ;default: 1'b0 ; */
/*description: 1: SAR ADC1 controller (in RTC) is started by SW 0: SAR ADC1
controller is started by ULP-coprocessor*/
#define SARADC_MEAS1_START_FORCE (BIT(18))
#define SARADC_MEAS1_START_FORCE_M (BIT(18))
#define SARADC_MEAS1_START_FORCE_V 0x1
#define SARADC_MEAS1_START_FORCE_S 18
/* SARADC_MEAS1_START_SAR : R/W ;bitpos:[17] ;default: 1'b0 ; */
/*description: SAR ADC1 controller (in RTC) starts conversion only active when
reg_meas1_start_force = 1*/
#define SARADC_MEAS1_START_SAR (BIT(17))
#define SARADC_MEAS1_START_SAR_M (BIT(17))
#define SARADC_MEAS1_START_SAR_V 0x1
#define SARADC_MEAS1_START_SAR_S 17
/* SARADC_MEAS1_DONE_SAR : RO ;bitpos:[16] ;default: 1'b0 ; */
/*description: SAR ADC1 conversion done indication*/
#define SARADC_MEAS1_DONE_SAR (BIT(16))
#define SARADC_MEAS1_DONE_SAR_M (BIT(16))
#define SARADC_MEAS1_DONE_SAR_V 0x1
#define SARADC_MEAS1_DONE_SAR_S 16
/* SARADC_MEAS1_DATA_SAR : RO ;bitpos:[15:0] ;default: 16'b0 ; */
/*description: SAR ADC1 data*/
#define SARADC_MEAS1_DATA_SAR 0x0000FFFF
#define SARADC_MEAS1_DATA_SAR_M ((SARADC_MEAS1_DATA_SAR_V)<<(SARADC_MEAS1_DATA_SAR_S))
#define SARADC_MEAS1_DATA_SAR_V 0xFFFF
#define SARADC_MEAS1_DATA_SAR_S 0
#define SARADC_SAR_TOUCH_CTRL1_REG (DR_REG_SARADC_BASE + 0x0058)
/* SARADC_HALL_PHASE_FORCE : R/W ;bitpos:[27] ;default: 1'b0 ; */
/*description: 1: HALL PHASE is controlled by SW 0: HALL PHASE is controlled
by FSM in ULP-coprocessor*/
#define SARADC_HALL_PHASE_FORCE (BIT(27))
#define SARADC_HALL_PHASE_FORCE_M (BIT(27))
#define SARADC_HALL_PHASE_FORCE_V 0x1
#define SARADC_HALL_PHASE_FORCE_S 27
/* SARADC_XPD_HALL_FORCE : R/W ;bitpos:[26] ;default: 1'b0 ; */
/*description: 1: XPD HALL is controlled by SW. 0: XPD HALL is controlled by
FSM in ULP-coprocessor*/
#define SARADC_XPD_HALL_FORCE (BIT(26))
#define SARADC_XPD_HALL_FORCE_M (BIT(26))
#define SARADC_XPD_HALL_FORCE_V 0x1
#define SARADC_XPD_HALL_FORCE_S 26
/* SARADC_TOUCH_OUT_1EN : R/W ;bitpos:[25] ;default: 1'b1 ; */
/*description: 1: wakeup interrupt is generated if SET1 is "touched" 0:
wakeup interrupt is generated only if SET1 & SET2 is both "touched"*/
#define SARADC_TOUCH_OUT_1EN (BIT(25))
#define SARADC_TOUCH_OUT_1EN_M (BIT(25))
#define SARADC_TOUCH_OUT_1EN_V 0x1
#define SARADC_TOUCH_OUT_1EN_S 25
/* SARADC_TOUCH_OUT_SEL : R/W ;bitpos:[24] ;default: 1'b0 ; */
/*description: 1: when the counter is greater then the threshold the touch
pad is considered as "touched" 0: when the counter is less than the threshold the touch pad is considered as "touched"*/
#define SARADC_TOUCH_OUT_SEL (BIT(24))
#define SARADC_TOUCH_OUT_SEL_M (BIT(24))
#define SARADC_TOUCH_OUT_SEL_V 0x1
#define SARADC_TOUCH_OUT_SEL_S 24
/* SARADC_TOUCH_XPD_WAIT : R/W ;bitpos:[23:16] ;default: 8'h4 ; */
/*description: the waiting cycles (in 8MHz) between TOUCH_START and TOUCH_XPD*/
#define SARADC_TOUCH_XPD_WAIT 0x000000FF
#define SARADC_TOUCH_XPD_WAIT_M ((SARADC_TOUCH_XPD_WAIT_V)<<(SARADC_TOUCH_XPD_WAIT_S))
#define SARADC_TOUCH_XPD_WAIT_V 0xFF
#define SARADC_TOUCH_XPD_WAIT_S 16
/* SARADC_TOUCH_MEAS_DELAY : R/W ;bitpos:[15:0] ;default: 16'h1000 ; */
/*description: the meas length (in 8MHz)*/
#define SARADC_TOUCH_MEAS_DELAY 0x0000FFFF
#define SARADC_TOUCH_MEAS_DELAY_M ((SARADC_TOUCH_MEAS_DELAY_V)<<(SARADC_TOUCH_MEAS_DELAY_S))
#define SARADC_TOUCH_MEAS_DELAY_V 0xFFFF
#define SARADC_TOUCH_MEAS_DELAY_S 0
#define SARADC_SAR_TOUCH_THRES1_REG (DR_REG_SARADC_BASE + 0x005c)
/* SARADC_TOUCH_OUT_TH0 : R/W ;bitpos:[31:16] ;default: 16'h0 ; */
/*description: the threshold for touch pad 0*/
#define SARADC_TOUCH_OUT_TH0 0x0000FFFF
#define SARADC_TOUCH_OUT_TH0_M ((SARADC_TOUCH_OUT_TH0_V)<<(SARADC_TOUCH_OUT_TH0_S))
#define SARADC_TOUCH_OUT_TH0_V 0xFFFF
#define SARADC_TOUCH_OUT_TH0_S 16
/* SARADC_TOUCH_OUT_TH1 : R/W ;bitpos:[15:0] ;default: 16'h0 ; */
/*description: the threshold for touch pad 1*/
#define SARADC_TOUCH_OUT_TH1 0x0000FFFF
#define SARADC_TOUCH_OUT_TH1_M ((SARADC_TOUCH_OUT_TH1_V)<<(SARADC_TOUCH_OUT_TH1_S))
#define SARADC_TOUCH_OUT_TH1_V 0xFFFF
#define SARADC_TOUCH_OUT_TH1_S 0
#define SARADC_SAR_TOUCH_THRES2_REG (DR_REG_SARADC_BASE + 0x0060)
/* SARADC_TOUCH_OUT_TH2 : R/W ;bitpos:[31:16] ;default: 16'h0 ; */
/*description: the threshold for touch pad 2*/
#define SARADC_TOUCH_OUT_TH2 0x0000FFFF
#define SARADC_TOUCH_OUT_TH2_M ((SARADC_TOUCH_OUT_TH2_V)<<(SARADC_TOUCH_OUT_TH2_S))
#define SARADC_TOUCH_OUT_TH2_V 0xFFFF
#define SARADC_TOUCH_OUT_TH2_S 16
/* SARADC_TOUCH_OUT_TH3 : R/W ;bitpos:[15:0] ;default: 16'h0 ; */
/*description: the threshold for touch pad 3*/
#define SARADC_TOUCH_OUT_TH3 0x0000FFFF
#define SARADC_TOUCH_OUT_TH3_M ((SARADC_TOUCH_OUT_TH3_V)<<(SARADC_TOUCH_OUT_TH3_S))
#define SARADC_TOUCH_OUT_TH3_V 0xFFFF
#define SARADC_TOUCH_OUT_TH3_S 0
#define SARADC_SAR_TOUCH_THRES3_REG (DR_REG_SARADC_BASE + 0x0064)
/* SARADC_TOUCH_OUT_TH4 : R/W ;bitpos:[31:16] ;default: 16'h0 ; */
/*description: the threshold for touch pad 4*/
#define SARADC_TOUCH_OUT_TH4 0x0000FFFF
#define SARADC_TOUCH_OUT_TH4_M ((SARADC_TOUCH_OUT_TH4_V)<<(SARADC_TOUCH_OUT_TH4_S))
#define SARADC_TOUCH_OUT_TH4_V 0xFFFF
#define SARADC_TOUCH_OUT_TH4_S 16
/* SARADC_TOUCH_OUT_TH5 : R/W ;bitpos:[15:0] ;default: 16'h0 ; */
/*description: the threshold for touch pad 5*/
#define SARADC_TOUCH_OUT_TH5 0x0000FFFF
#define SARADC_TOUCH_OUT_TH5_M ((SARADC_TOUCH_OUT_TH5_V)<<(SARADC_TOUCH_OUT_TH5_S))
#define SARADC_TOUCH_OUT_TH5_V 0xFFFF
#define SARADC_TOUCH_OUT_TH5_S 0
#define SARADC_SAR_TOUCH_THRES4_REG (DR_REG_SARADC_BASE + 0x0068)
/* SARADC_TOUCH_OUT_TH6 : R/W ;bitpos:[31:16] ;default: 16'h0 ; */
/*description: the threshold for touch pad 6*/
#define SARADC_TOUCH_OUT_TH6 0x0000FFFF
#define SARADC_TOUCH_OUT_TH6_M ((SARADC_TOUCH_OUT_TH6_V)<<(SARADC_TOUCH_OUT_TH6_S))
#define SARADC_TOUCH_OUT_TH6_V 0xFFFF
#define SARADC_TOUCH_OUT_TH6_S 16
/* SARADC_TOUCH_OUT_TH7 : R/W ;bitpos:[15:0] ;default: 16'h0 ; */
/*description: the threshold for touch pad 7*/
#define SARADC_TOUCH_OUT_TH7 0x0000FFFF
#define SARADC_TOUCH_OUT_TH7_M ((SARADC_TOUCH_OUT_TH7_V)<<(SARADC_TOUCH_OUT_TH7_S))
#define SARADC_TOUCH_OUT_TH7_V 0xFFFF
#define SARADC_TOUCH_OUT_TH7_S 0
#define SARADC_SAR_TOUCH_THRES5_REG (DR_REG_SARADC_BASE + 0x006c)
/* SARADC_TOUCH_OUT_TH8 : R/W ;bitpos:[31:16] ;default: 16'h0 ; */
/*description: the threshold for touch pad 8*/
#define SARADC_TOUCH_OUT_TH8 0x0000FFFF
#define SARADC_TOUCH_OUT_TH8_M ((SARADC_TOUCH_OUT_TH8_V)<<(SARADC_TOUCH_OUT_TH8_S))
#define SARADC_TOUCH_OUT_TH8_V 0xFFFF
#define SARADC_TOUCH_OUT_TH8_S 16
/* SARADC_TOUCH_OUT_TH9 : R/W ;bitpos:[15:0] ;default: 16'h0 ; */
/*description: the threshold for touch pad 9*/
#define SARADC_TOUCH_OUT_TH9 0x0000FFFF
#define SARADC_TOUCH_OUT_TH9_M ((SARADC_TOUCH_OUT_TH9_V)<<(SARADC_TOUCH_OUT_TH9_S))
#define SARADC_TOUCH_OUT_TH9_V 0xFFFF
#define SARADC_TOUCH_OUT_TH9_S 0
#define SARADC_SAR_TOUCH_OUT1_REG (DR_REG_SARADC_BASE + 0x0070)
/* SARADC_TOUCH_MEAS_OUT0 : RO ;bitpos:[31:16] ;default: 16'h0 ; */
/*description: the counter for touch pad 0*/
#define SARADC_TOUCH_MEAS_OUT0 0x0000FFFF
#define SARADC_TOUCH_MEAS_OUT0_M ((SARADC_TOUCH_MEAS_OUT0_V)<<(SARADC_TOUCH_MEAS_OUT0_S))
#define SARADC_TOUCH_MEAS_OUT0_V 0xFFFF
#define SARADC_TOUCH_MEAS_OUT0_S 16
/* SARADC_TOUCH_MEAS_OUT1 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
/*description: the counter for touch pad 1*/
#define SARADC_TOUCH_MEAS_OUT1 0x0000FFFF
#define SARADC_TOUCH_MEAS_OUT1_M ((SARADC_TOUCH_MEAS_OUT1_V)<<(SARADC_TOUCH_MEAS_OUT1_S))
#define SARADC_TOUCH_MEAS_OUT1_V 0xFFFF
#define SARADC_TOUCH_MEAS_OUT1_S 0
#define SARADC_SAR_TOUCH_OUT2_REG (DR_REG_SARADC_BASE + 0x0074)
/* SARADC_TOUCH_MEAS_OUT2 : RO ;bitpos:[31:16] ;default: 16'h0 ; */
/*description: the counter for touch pad 2*/
#define SARADC_TOUCH_MEAS_OUT2 0x0000FFFF
#define SARADC_TOUCH_MEAS_OUT2_M ((SARADC_TOUCH_MEAS_OUT2_V)<<(SARADC_TOUCH_MEAS_OUT2_S))
#define SARADC_TOUCH_MEAS_OUT2_V 0xFFFF
#define SARADC_TOUCH_MEAS_OUT2_S 16
/* SARADC_TOUCH_MEAS_OUT3 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
/*description: the counter for touch pad 3*/
#define SARADC_TOUCH_MEAS_OUT3 0x0000FFFF
#define SARADC_TOUCH_MEAS_OUT3_M ((SARADC_TOUCH_MEAS_OUT3_V)<<(SARADC_TOUCH_MEAS_OUT3_S))
#define SARADC_TOUCH_MEAS_OUT3_V 0xFFFF
#define SARADC_TOUCH_MEAS_OUT3_S 0
#define SARADC_SAR_TOUCH_OUT3_REG (DR_REG_SARADC_BASE + 0x0078)
/* SARADC_TOUCH_MEAS_OUT4 : RO ;bitpos:[31:16] ;default: 16'h0 ; */
/*description: the counter for touch pad 4*/
#define SARADC_TOUCH_MEAS_OUT4 0x0000FFFF
#define SARADC_TOUCH_MEAS_OUT4_M ((SARADC_TOUCH_MEAS_OUT4_V)<<(SARADC_TOUCH_MEAS_OUT4_S))
#define SARADC_TOUCH_MEAS_OUT4_V 0xFFFF
#define SARADC_TOUCH_MEAS_OUT4_S 16
/* SARADC_TOUCH_MEAS_OUT5 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
/*description: the counter for touch pad 5*/
#define SARADC_TOUCH_MEAS_OUT5 0x0000FFFF
#define SARADC_TOUCH_MEAS_OUT5_M ((SARADC_TOUCH_MEAS_OUT5_V)<<(SARADC_TOUCH_MEAS_OUT5_S))
#define SARADC_TOUCH_MEAS_OUT5_V 0xFFFF
#define SARADC_TOUCH_MEAS_OUT5_S 0
#define SARADC_SAR_TOUCH_OUT4_REG (DR_REG_SARADC_BASE + 0x007c)
/* SARADC_TOUCH_MEAS_OUT6 : RO ;bitpos:[31:16] ;default: 16'h0 ; */
/*description: the counter for touch pad 6*/
#define SARADC_TOUCH_MEAS_OUT6 0x0000FFFF
#define SARADC_TOUCH_MEAS_OUT6_M ((SARADC_TOUCH_MEAS_OUT6_V)<<(SARADC_TOUCH_MEAS_OUT6_S))
#define SARADC_TOUCH_MEAS_OUT6_V 0xFFFF
#define SARADC_TOUCH_MEAS_OUT6_S 16
/* SARADC_TOUCH_MEAS_OUT7 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
/*description: the counter for touch pad 7*/
#define SARADC_TOUCH_MEAS_OUT7 0x0000FFFF
#define SARADC_TOUCH_MEAS_OUT7_M ((SARADC_TOUCH_MEAS_OUT7_V)<<(SARADC_TOUCH_MEAS_OUT7_S))
#define SARADC_TOUCH_MEAS_OUT7_V 0xFFFF
#define SARADC_TOUCH_MEAS_OUT7_S 0
#define SARADC_SAR_TOUCH_OUT5_REG (DR_REG_SARADC_BASE + 0x0080)
/* SARADC_TOUCH_MEAS_OUT8 : RO ;bitpos:[31:16] ;default: 16'h0 ; */
/*description: the counter for touch pad 8*/
#define SARADC_TOUCH_MEAS_OUT8 0x0000FFFF
#define SARADC_TOUCH_MEAS_OUT8_M ((SARADC_TOUCH_MEAS_OUT8_V)<<(SARADC_TOUCH_MEAS_OUT8_S))
#define SARADC_TOUCH_MEAS_OUT8_V 0xFFFF
#define SARADC_TOUCH_MEAS_OUT8_S 16
/* SARADC_TOUCH_MEAS_OUT9 : RO ;bitpos:[15:0] ;default: 16'h0 ; */
/*description: the counter for touch pad 9*/
#define SARADC_TOUCH_MEAS_OUT9 0x0000FFFF
#define SARADC_TOUCH_MEAS_OUT9_M ((SARADC_TOUCH_MEAS_OUT9_V)<<(SARADC_TOUCH_MEAS_OUT9_S))
#define SARADC_TOUCH_MEAS_OUT9_V 0xFFFF
#define SARADC_TOUCH_MEAS_OUT9_S 0
#define SARADC_SAR_TOUCH_CTRL2_REG (DR_REG_SARADC_BASE + 0x0084)
/* SARADC_TOUCH_MEAS_EN_CLR : WO ;bitpos:[30] ;default: 1'h0 ; */
/*description: to clear reg_touch_meas_en*/
#define SARADC_TOUCH_MEAS_EN_CLR (BIT(30))
#define SARADC_TOUCH_MEAS_EN_CLR_M (BIT(30))
#define SARADC_TOUCH_MEAS_EN_CLR_V 0x1
#define SARADC_TOUCH_MEAS_EN_CLR_S 30
/* SARADC_TOUCH_SLEEP_CYCLES : R/W ;bitpos:[29:14] ;default: 16'h100 ; */
/*description: sleep cycles for timer*/
#define SARADC_TOUCH_SLEEP_CYCLES 0x0000FFFF
#define SARADC_TOUCH_SLEEP_CYCLES_M ((SARADC_TOUCH_SLEEP_CYCLES_V)<<(SARADC_TOUCH_SLEEP_CYCLES_S))
#define SARADC_TOUCH_SLEEP_CYCLES_V 0xFFFF
#define SARADC_TOUCH_SLEEP_CYCLES_S 14
/* SARADC_TOUCH_START_FORCE : R/W ;bitpos:[13] ;default: 1'h0 ; */
/*description: 1: to start touch fsm by SW 0: to start touch fsm by timer*/
#define SARADC_TOUCH_START_FORCE (BIT(13))
#define SARADC_TOUCH_START_FORCE_M (BIT(13))
#define SARADC_TOUCH_START_FORCE_V 0x1
#define SARADC_TOUCH_START_FORCE_S 13
/* SARADC_TOUCH_START_EN : R/W ;bitpos:[12] ;default: 1'h0 ; */
/*description: 1: start touch fsm valid when reg_touch_start_force is set*/
#define SARADC_TOUCH_START_EN (BIT(12))
#define SARADC_TOUCH_START_EN_M (BIT(12))
#define SARADC_TOUCH_START_EN_V 0x1
#define SARADC_TOUCH_START_EN_S 12
/* SARADC_TOUCH_START_FSM_EN : R/W ;bitpos:[11] ;default: 1'h1 ; */
/*description: 1: TOUCH_START & TOUCH_XPD is controlled by touch fsm 0: TOUCH_START
& TOUCH_XPD is controlled by registers*/
#define SARADC_TOUCH_START_FSM_EN (BIT(11))
#define SARADC_TOUCH_START_FSM_EN_M (BIT(11))
#define SARADC_TOUCH_START_FSM_EN_V 0x1
#define SARADC_TOUCH_START_FSM_EN_S 11
/* SARADC_TOUCH_MEAS_DONE : RO ;bitpos:[10] ;default: 1'h0 ; */
/*description: fsm set 1 to indicate touch touch meas is done*/
#define SARADC_TOUCH_MEAS_DONE (BIT(10))
#define SARADC_TOUCH_MEAS_DONE_M (BIT(10))
#define SARADC_TOUCH_MEAS_DONE_V 0x1
#define SARADC_TOUCH_MEAS_DONE_S 10
/* SARADC_TOUCH_MEAS_EN : RO ;bitpos:[9:0] ;default: 10'h0 ; */
/*description: 10-bit register to indicate which pads are "touched"*/
#define SARADC_TOUCH_MEAS_EN 0x000003FF
#define SARADC_TOUCH_MEAS_EN_M ((SARADC_TOUCH_MEAS_EN_V)<<(SARADC_TOUCH_MEAS_EN_S))
#define SARADC_TOUCH_MEAS_EN_V 0x3FF
#define SARADC_TOUCH_MEAS_EN_S 0
#define SARADC_SAR_TOUCH_ENABLE_REG (DR_REG_SARADC_BASE + 0x008c)
/* SARADC_TOUCH_PAD_OUTEN1 : R/W ;bitpos:[29:20] ;default: 10'h3ff ; */
/*description: Bitmap defining SET1 for generating wakeup interrupt. SET1 is
"touched" only if at least one of touch pad in SET1 is "touched".*/
#define SARADC_TOUCH_PAD_OUTEN1 0x000003FF
#define SARADC_TOUCH_PAD_OUTEN1_M ((SARADC_TOUCH_PAD_OUTEN1_V)<<(SARADC_TOUCH_PAD_OUTEN1_S))
#define SARADC_TOUCH_PAD_OUTEN1_V 0x3FF
#define SARADC_TOUCH_PAD_OUTEN1_S 20
/* SARADC_TOUCH_PAD_OUTEN2 : R/W ;bitpos:[19:10] ;default: 10'h3ff ; */
/*description: Bitmap defining SET2 for generating wakeup interrupt. SET2 is
"touched" only if at least one of touch pad in SET2 is "touched".*/
#define SARADC_TOUCH_PAD_OUTEN2 0x000003FF
#define SARADC_TOUCH_PAD_OUTEN2_M ((SARADC_TOUCH_PAD_OUTEN2_V)<<(SARADC_TOUCH_PAD_OUTEN2_S))
#define SARADC_TOUCH_PAD_OUTEN2_V 0x3FF
#define SARADC_TOUCH_PAD_OUTEN2_S 10
/* SARADC_TOUCH_PAD_WORKEN : R/W ;bitpos:[9:0] ;default: 10'h3ff ; */
/*description: Bitmap defining the working set during the measurement.*/
#define SARADC_TOUCH_PAD_WORKEN 0x000003FF
#define SARADC_TOUCH_PAD_WORKEN_M ((SARADC_TOUCH_PAD_WORKEN_V)<<(SARADC_TOUCH_PAD_WORKEN_S))
#define SARADC_TOUCH_PAD_WORKEN_V 0x3FF
#define SARADC_TOUCH_PAD_WORKEN_S 0
#define SARADC_SAR_READ_CTRL2_REG (DR_REG_SARADC_BASE + 0x0090)
/* SARADC_SAR2_DATA_INV : R/W ;bitpos:[29] ;default: 1'b0 ; */
/*description: Invert SAR ADC2 data*/
#define SARADC_SAR2_DATA_INV (BIT(29))
#define SARADC_SAR2_DATA_INV_M (BIT(29))
#define SARADC_SAR2_DATA_INV_V 0x1
#define SARADC_SAR2_DATA_INV_S 29
/* SARADC_SAR2_DIG_FORCE : R/W ;bitpos:[28] ;default: 1'b0 ; */
/*description: 1: SAR ADC2 controlled by DIG ADC2 CTRL or PWDET CTRL 0: SAR
ADC2 controlled by RTC ADC2 CTRL*/
#define SARADC_SAR2_DIG_FORCE (BIT(28))
#define SARADC_SAR2_DIG_FORCE_M (BIT(28))
#define SARADC_SAR2_DIG_FORCE_V 0x1
#define SARADC_SAR2_DIG_FORCE_S 28
/* SARADC_SAR2_PWDET_FORCE : R/W ;bitpos:[27] ;default: 1'b0 ; */
/*description: */
#define SARADC_SAR2_PWDET_FORCE (BIT(27))
#define SARADC_SAR2_PWDET_FORCE_M (BIT(27))
#define SARADC_SAR2_PWDET_FORCE_V 0x1
#define SARADC_SAR2_PWDET_FORCE_S 27
/* SARADC_SAR2_SAMPLE_NUM : R/W ;bitpos:[26:19] ;default: 8'd0 ; */
/*description: */
#define SARADC_SAR2_SAMPLE_NUM 0x000000FF
#define SARADC_SAR2_SAMPLE_NUM_M ((SARADC_SAR2_SAMPLE_NUM_V)<<(SARADC_SAR2_SAMPLE_NUM_S))
#define SARADC_SAR2_SAMPLE_NUM_V 0xFF
#define SARADC_SAR2_SAMPLE_NUM_S 19
/* SARADC_SAR2_CLK_GATED : R/W ;bitpos:[18] ;default: 1'b1 ; */
/*description: */
#define SARADC_SAR2_CLK_GATED (BIT(18))
#define SARADC_SAR2_CLK_GATED_M (BIT(18))
#define SARADC_SAR2_CLK_GATED_V 0x1
#define SARADC_SAR2_CLK_GATED_S 18
/* SARADC_SAR2_SAMPLE_BIT : R/W ;bitpos:[17:16] ;default: 2'd3 ; */
/*description: 00: for 9-bit width 01: for 10-bit width 10: for 11-bit width
11: for 12-bit width*/
#define SARADC_SAR2_SAMPLE_BIT 0x00000003
#define SARADC_SAR2_SAMPLE_BIT_M ((SARADC_SAR2_SAMPLE_BIT_V)<<(SARADC_SAR2_SAMPLE_BIT_S))
#define SARADC_SAR2_SAMPLE_BIT_V 0x3
#define SARADC_SAR2_SAMPLE_BIT_S 16
/* SARADC_SAR2_SAMPLE_CYCLE : R/W ;bitpos:[15:8] ;default: 8'd9 ; */
/*description: sample cycles for SAR ADC2*/
#define SARADC_SAR2_SAMPLE_CYCLE 0x000000FF
#define SARADC_SAR2_SAMPLE_CYCLE_M ((SARADC_SAR2_SAMPLE_CYCLE_V)<<(SARADC_SAR2_SAMPLE_CYCLE_S))
#define SARADC_SAR2_SAMPLE_CYCLE_V 0xFF
#define SARADC_SAR2_SAMPLE_CYCLE_S 8
/* SARADC_SAR2_CLK_DIV : R/W ;bitpos:[7:0] ;default: 8'd2 ; */
/*description: clock divider*/
#define SARADC_SAR2_CLK_DIV 0x000000FF
#define SARADC_SAR2_CLK_DIV_M ((SARADC_SAR2_CLK_DIV_V)<<(SARADC_SAR2_CLK_DIV_S))
#define SARADC_SAR2_CLK_DIV_V 0xFF
#define SARADC_SAR2_CLK_DIV_S 0
#define SARADC_SAR_MEAS_START2_REG (DR_REG_SARADC_BASE + 0x0094)
/* SARADC_SAR2_EN_PAD_FORCE : R/W ;bitpos:[31] ;default: 1'b0 ; */
/*description: 1: SAR ADC2 pad enable bitmap is controlled by SW 0: SAR ADC2
pad enable bitmap is controlled by ULP-coprocessor*/
#define SARADC_SAR2_EN_PAD_FORCE (BIT(31))
#define SARADC_SAR2_EN_PAD_FORCE_M (BIT(31))
#define SARADC_SAR2_EN_PAD_FORCE_V 0x1
#define SARADC_SAR2_EN_PAD_FORCE_S 31
/* SARADC_SAR2_EN_PAD : R/W ;bitpos:[30:19] ;default: 12'b0 ; */
/*description: SAR ADC2 pad enable bitmap only active when reg_sar2_en_pad_force = 1*/
#define SARADC_SAR2_EN_PAD 0x00000FFF
#define SARADC_SAR2_EN_PAD_M ((SARADC_SAR2_EN_PAD_V)<<(SARADC_SAR2_EN_PAD_S))
#define SARADC_SAR2_EN_PAD_V 0xFFF
#define SARADC_SAR2_EN_PAD_S 19
/* SARADC_MEAS2_START_FORCE : R/W ;bitpos:[18] ;default: 1'b0 ; */
/*description: 1: SAR ADC2 controller (in RTC) is started by SW 0: SAR ADC2
controller is started by ULP-coprocessor*/
#define SARADC_MEAS2_START_FORCE (BIT(18))
#define SARADC_MEAS2_START_FORCE_M (BIT(18))
#define SARADC_MEAS2_START_FORCE_V 0x1
#define SARADC_MEAS2_START_FORCE_S 18
/* SARADC_MEAS2_START_SAR : R/W ;bitpos:[17] ;default: 1'b0 ; */
/*description: SAR ADC2 controller (in RTC) starts conversion only active when
reg_meas2_start_force = 1*/
#define SARADC_MEAS2_START_SAR (BIT(17))
#define SARADC_MEAS2_START_SAR_M (BIT(17))
#define SARADC_MEAS2_START_SAR_V 0x1
#define SARADC_MEAS2_START_SAR_S 17
/* SARADC_MEAS2_DONE_SAR : RO ;bitpos:[16] ;default: 1'b0 ; */
/*description: SAR ADC2 conversion done indication*/
#define SARADC_MEAS2_DONE_SAR (BIT(16))
#define SARADC_MEAS2_DONE_SAR_M (BIT(16))
#define SARADC_MEAS2_DONE_SAR_V 0x1
#define SARADC_MEAS2_DONE_SAR_S 16
/* SARADC_MEAS2_DATA_SAR : RO ;bitpos:[15:0] ;default: 16'b0 ; */
/*description: SAR ADC2 data*/
#define SARADC_MEAS2_DATA_SAR 0x0000FFFF
#define SARADC_MEAS2_DATA_SAR_M ((SARADC_MEAS2_DATA_SAR_V)<<(SARADC_MEAS2_DATA_SAR_S))
#define SARADC_MEAS2_DATA_SAR_V 0xFFFF
#define SARADC_MEAS2_DATA_SAR_S 0
#define SARADC_SAR_DAC_CTRL1_REG (DR_REG_SARADC_BASE + 0x0098)
/* SARADC_DAC_CLK_INV : R/W ;bitpos:[25] ;default: 1'b0 ; */
/*description: 1: invert PDAC_CLK*/
#define SARADC_DAC_CLK_INV (BIT(25))
#define SARADC_DAC_CLK_INV_M (BIT(25))
#define SARADC_DAC_CLK_INV_V 0x1
#define SARADC_DAC_CLK_INV_S 25
/* SARADC_DAC_CLK_FORCE_HIGH : R/W ;bitpos:[24] ;default: 1'b0 ; */
/*description: 1: force PDAC_CLK to high*/
#define SARADC_DAC_CLK_FORCE_HIGH (BIT(24))
#define SARADC_DAC_CLK_FORCE_HIGH_M (BIT(24))
#define SARADC_DAC_CLK_FORCE_HIGH_V 0x1
#define SARADC_DAC_CLK_FORCE_HIGH_S 24
/* SARADC_DAC_CLK_FORCE_LOW : R/W ;bitpos:[23] ;default: 1'b0 ; */
/*description: 1: force PDAC_CLK to low*/
#define SARADC_DAC_CLK_FORCE_LOW (BIT(23))
#define SARADC_DAC_CLK_FORCE_LOW_M (BIT(23))
#define SARADC_DAC_CLK_FORCE_LOW_V 0x1
#define SARADC_DAC_CLK_FORCE_LOW_S 23
/* SARADC_DAC_DIG_FORCE : R/W ;bitpos:[22] ;default: 1'b0 ; */
/*description: 1: DAC1 & DAC2 use DMA 0: DAC1 & DAC2 do not use DMA*/
#define SARADC_DAC_DIG_FORCE (BIT(22))
#define SARADC_DAC_DIG_FORCE_M (BIT(22))
#define SARADC_DAC_DIG_FORCE_V 0x1
#define SARADC_DAC_DIG_FORCE_S 22
/* SARADC_DEBUG_BIT_SEL : R/W ;bitpos:[21:17] ;default: 5'b0 ; */
/*description: */
#define SARADC_DEBUG_BIT_SEL 0x0000001F
#define SARADC_DEBUG_BIT_SEL_M ((SARADC_DEBUG_BIT_SEL_V)<<(SARADC_DEBUG_BIT_SEL_S))
#define SARADC_DEBUG_BIT_SEL_V 0x1F
#define SARADC_DEBUG_BIT_SEL_S 17
/* SARADC_SW_TONE_EN : R/W ;bitpos:[16] ;default: 1'b0 ; */
/*description: 1: enable CW generator 0: disable CW generator*/
#define SARADC_SW_TONE_EN (BIT(16))
#define SARADC_SW_TONE_EN_M (BIT(16))
#define SARADC_SW_TONE_EN_V 0x1
#define SARADC_SW_TONE_EN_S 16
/* SARADC_SW_FSTEP : R/W ;bitpos:[15:0] ;default: 16'b0 ; */
/*description: frequency step for CW generator can be used to adjust the frequency*/
#define SARADC_SW_FSTEP 0x0000FFFF
#define SARADC_SW_FSTEP_M ((SARADC_SW_FSTEP_V)<<(SARADC_SW_FSTEP_S))
#define SARADC_SW_FSTEP_V 0xFFFF
#define SARADC_SW_FSTEP_S 0
#define SARADC_SAR_DAC_CTRL2_REG (DR_REG_SARADC_BASE + 0x009c)
/* SARADC_DAC_CW_EN2 : R/W ;bitpos:[25] ;default: 1'b1 ; */
/*description: 1: to select CW generator as source to PDAC2_DAC[7:0] 0: to
select register reg_pdac2_dac[7:0] as source to PDAC2_DAC[7:0]*/
#define SARADC_DAC_CW_EN2 (BIT(25))
#define SARADC_DAC_CW_EN2_M (BIT(25))
#define SARADC_DAC_CW_EN2_V 0x1
#define SARADC_DAC_CW_EN2_S 25
/* SARADC_DAC_CW_EN1 : R/W ;bitpos:[24] ;default: 1'b1 ; */
/*description: 1: to select CW generator as source to PDAC1_DAC[7:0] 0: to
select register reg_pdac1_dac[7:0] as source to PDAC1_DAC[7:0]*/
#define SARADC_DAC_CW_EN1 (BIT(24))
#define SARADC_DAC_CW_EN1_M (BIT(24))
#define SARADC_DAC_CW_EN1_V 0x1
#define SARADC_DAC_CW_EN1_S 24
/* SARADC_DAC_INV2 : R/W ;bitpos:[23:22] ;default: 2'b0 ; */
/*description: 00: do not invert any bits 01: invert all bits 10: invert MSB
11: invert all bits except MSB*/
#define SARADC_DAC_INV2 0x00000003
#define SARADC_DAC_INV2_M ((SARADC_DAC_INV2_V)<<(SARADC_DAC_INV2_S))
#define SARADC_DAC_INV2_V 0x3
#define SARADC_DAC_INV2_S 22
/* SARADC_DAC_INV1 : R/W ;bitpos:[21:20] ;default: 2'b0 ; */
/*description: 00: do not invert any bits 01: invert all bits 10: invert MSB
11: invert all bits except MSB*/
#define SARADC_DAC_INV1 0x00000003
#define SARADC_DAC_INV1_M ((SARADC_DAC_INV1_V)<<(SARADC_DAC_INV1_S))
#define SARADC_DAC_INV1_V 0x3
#define SARADC_DAC_INV1_S 20
/* SARADC_DAC_SCALE2 : R/W ;bitpos:[19:18] ;default: 2'b0 ; */
/*description: 00: no scale 01: scale to 1/2 10: scale to 1/4 scale to 1/8*/
#define SARADC_DAC_SCALE2 0x00000003
#define SARADC_DAC_SCALE2_M ((SARADC_DAC_SCALE2_V)<<(SARADC_DAC_SCALE2_S))
#define SARADC_DAC_SCALE2_V 0x3
#define SARADC_DAC_SCALE2_S 18
/* SARADC_DAC_SCALE1 : R/W ;bitpos:[17:16] ;default: 2'b0 ; */
/*description: 00: no scale 01: scale to 1/2 10: scale to 1/4 scale to 1/8*/
#define SARADC_DAC_SCALE1 0x00000003
#define SARADC_DAC_SCALE1_M ((SARADC_DAC_SCALE1_V)<<(SARADC_DAC_SCALE1_S))
#define SARADC_DAC_SCALE1_V 0x3
#define SARADC_DAC_SCALE1_S 16
/* SARADC_DAC_DC2 : R/W ;bitpos:[15:8] ;default: 8'b0 ; */
/*description: DC offset for DAC2 CW generator*/
#define SARADC_DAC_DC2 0x000000FF
#define SARADC_DAC_DC2_M ((SARADC_DAC_DC2_V)<<(SARADC_DAC_DC2_S))
#define SARADC_DAC_DC2_V 0xFF
#define SARADC_DAC_DC2_S 8
/* SARADC_DAC_DC1 : R/W ;bitpos:[7:0] ;default: 8'b0 ; */
/*description: DC offset for DAC1 CW generator*/
#define SARADC_DAC_DC1 0x000000FF
#define SARADC_DAC_DC1_M ((SARADC_DAC_DC1_V)<<(SARADC_DAC_DC1_S))
#define SARADC_DAC_DC1_V 0xFF
#define SARADC_DAC_DC1_S 0
#define SARADC_SAR_MEAS_CTRL2_REG (DR_REG_SARADC_BASE + 0x0a0)
/* SARADC_AMP_SHORT_REF_GND_FORCE : R/W ;bitpos:[18:17] ;default: 2'b0 ; */
/*description: */
#define SARADC_AMP_SHORT_REF_GND_FORCE 0x00000003
#define SARADC_AMP_SHORT_REF_GND_FORCE_M ((SARADC_AMP_SHORT_REF_GND_FORCE_V)<<(SARADC_AMP_SHORT_REF_GND_FORCE_S))
#define SARADC_AMP_SHORT_REF_GND_FORCE_V 0x3
#define SARADC_AMP_SHORT_REF_GND_FORCE_S 17
/* SARADC_AMP_SHORT_REF_FORCE : R/W ;bitpos:[16:15] ;default: 2'b0 ; */
/*description: */
#define SARADC_AMP_SHORT_REF_FORCE 0x00000003
#define SARADC_AMP_SHORT_REF_FORCE_M ((SARADC_AMP_SHORT_REF_FORCE_V)<<(SARADC_AMP_SHORT_REF_FORCE_S))
#define SARADC_AMP_SHORT_REF_FORCE_V 0x3
#define SARADC_AMP_SHORT_REF_FORCE_S 15
/* SARADC_AMP_RST_FB_FORCE : R/W ;bitpos:[14:13] ;default: 2'b0 ; */
/*description: */
#define SARADC_AMP_RST_FB_FORCE 0x00000003
#define SARADC_AMP_RST_FB_FORCE_M ((SARADC_AMP_RST_FB_FORCE_V)<<(SARADC_AMP_RST_FB_FORCE_S))
#define SARADC_AMP_RST_FB_FORCE_V 0x3
#define SARADC_AMP_RST_FB_FORCE_S 13
/* SARADC_SAR2_RSTB_FORCE : R/W ;bitpos:[12:11] ;default: 2'b0 ; */
/*description: */
#define SARADC_SAR2_RSTB_FORCE 0x00000003
#define SARADC_SAR2_RSTB_FORCE_M ((SARADC_SAR2_RSTB_FORCE_V)<<(SARADC_SAR2_RSTB_FORCE_S))
#define SARADC_SAR2_RSTB_FORCE_V 0x3
#define SARADC_SAR2_RSTB_FORCE_S 11
/* SARADC_SAR_RSTB_FSM_IDLE : R/W ;bitpos:[10] ;default: 1'b0 ; */
/*description: */
#define SARADC_SAR_RSTB_FSM_IDLE (BIT(10))
#define SARADC_SAR_RSTB_FSM_IDLE_M (BIT(10))
#define SARADC_SAR_RSTB_FSM_IDLE_V 0x1
#define SARADC_SAR_RSTB_FSM_IDLE_S 10
/* SARADC_XPD_SAR_FSM_IDLE : R/W ;bitpos:[9] ;default: 1'b0 ; */
/*description: */
#define SARADC_XPD_SAR_FSM_IDLE (BIT(9))
#define SARADC_XPD_SAR_FSM_IDLE_M (BIT(9))
#define SARADC_XPD_SAR_FSM_IDLE_V 0x1
#define SARADC_XPD_SAR_FSM_IDLE_S 9
/* SARADC_AMP_SHORT_REF_GND_FSM_IDLE : R/W ;bitpos:[8] ;default: 1'b0 ; */
/*description: */
#define SARADC_AMP_SHORT_REF_GND_FSM_IDLE (BIT(8))
#define SARADC_AMP_SHORT_REF_GND_FSM_IDLE_M (BIT(8))
#define SARADC_AMP_SHORT_REF_GND_FSM_IDLE_V 0x1
#define SARADC_AMP_SHORT_REF_GND_FSM_IDLE_S 8
/* SARADC_AMP_SHORT_REF_FSM_IDLE : R/W ;bitpos:[7] ;default: 1'b0 ; */
/*description: */
#define SARADC_AMP_SHORT_REF_FSM_IDLE (BIT(7))
#define SARADC_AMP_SHORT_REF_FSM_IDLE_M (BIT(7))
#define SARADC_AMP_SHORT_REF_FSM_IDLE_V 0x1
#define SARADC_AMP_SHORT_REF_FSM_IDLE_S 7